# Double-cell Memory for Plug & Play



# BR24C21/F/FJ/FV, BU9882/F/FV-W

## BR24C21/F/FJ/FV

## Description

The BR24C21 series ICs are serial EEPROMs that support DDC1<sup>TM</sup>/DDC2<sup>TM</sup> interfaces for Plug and Play displays.

## Features

- 1) Compatible with both  $DDC1^{TM}/DDC2^{TM}$
- 2) Operating voltage range: 2.5V to 5.5V
- 3) Page write function: 8bytes
- 4) Low power consumption
  - Active (at 5V) : 1.5mA (typ)
  - Stand-by (at 5V) : 0.1  $\mu$  A (typ)
- 5) Address auto increment function during Read operation
- 6) Data security
  - Write enable feature (VCLK)
  - Write protection at low Vcc
- 7) Various packages available: DIP-T8 / SOP8 / SOP-J8 / SSOP-B8
- 8) Initial data=FFh
- 9) Data retention: 10years
- 10) Rewriting possible up to 100,000 times

## ● Absolute maximum ratings (Ta=25°C)

| Parameter                | Symbol | Rating           | Unit |
|--------------------------|--------|------------------|------|
| Supply Voltage           | Vcc    | -0.3~+6.5        | V    |
| Power Dissipation        |        | 800 (DIP-T8) *1  |      |
|                          | Pd     | 450 (SOP8) *2    |      |
|                          |        | 450 (SOP-J8) *3  | mvv  |
|                          |        | 350 (SSOP-B8) *4 |      |
| Storage<br>Temperature   | Tstg   | -65~+125         | °C   |
| Operating<br>Temperature | Topr   | -40~+85          | °C   |
| Terminal Voltage         | -      | -0.3~Vcc+0.3     | V    |

\* Reduce by 8.0 mW/°C over 25°C (\*1), 4.5mW/°C (\*2,3), and 3.5mW/°C (\*4)

## Recommended operating conditions

| Parameter      | Symbol | Rating  | Unit |
|----------------|--------|---------|------|
| Supply Voltage | Vcc    | 2.5~5.5 | V    |
| Input Voltage  | VIN    | 0~Vcc   | V    |

## Memory cell characteristics

| Deremeter         | L       | Llnit |      |       |
|-------------------|---------|-------|------|-------|
| Parameter         | Min.    | Тур.  | Max. | Unit  |
| Write/Erase Cycle | 100,000 | -     | -    | Cycle |
| Data Retention    | 10      | -     | -    | Year  |

Ver.B Oct.2005





## ●Electrical characteristics - DC (Unless otherwise specified, Ta=-40°C~+85°C, Vcc=2.5V~5.5V)

| Parameter              | Symbol | Limits |      |        | Lloit | Condition                         |  |
|------------------------|--------|--------|------|--------|-------|-----------------------------------|--|
| Falameter              | Symbol | Min.   | Тур. | Max.   | Unit  | Condition                         |  |
| "H" Input Voltage 1    | VIH1   | 0.7Vcc |      |        | V     | SCL, SDA                          |  |
| "L" Input Voltage 1    | VIL1   | _      | 1    | 0.3Vcc | V     | SCL, SDA                          |  |
| "H" Input Voltage 2    | VIH2   | 2.0    | -    | -      | V     | VCLK                              |  |
| "L" Input Voltage 2    | VIL2   | -      | -    | 0.8    | V     | VCLK, Vcc≧4.0V                    |  |
| "L" Input Voltage 3    | VIL3   | -      | -    | 0.2Vcc | V     | VCLK, Vcc<4.0V                    |  |
| "L" Output Voltage     | VOL    | -      | -    | 0.4    | V     | SDA, IOL=3.0mA                    |  |
| Input Leakage Current  | ILI    | -1     | -    | 1      | μA    | SCL, VCLK, VIN=0V~Vcc             |  |
| Output Leakage Current | ILO    | -1     | _    | 1      | μA    | SDA, VOUT=0V~Vcc                  |  |
| Operating Current      | ICC    | -      | —    | 3.0    | mA    | Vcc=5.5V, fSCL=400kHz             |  |
| Standby Current        | ISB    | —      | 10   | 100    | μA    | Vcc=5.5V, SDA=SCL=Vcc,VCLK=GND *1 |  |

Note: This IC is not designed to be radiation-resistant

\*1 Transmit-Only Mode - After power on, the BR24C21/F/FJ/FV is in Standby mode and does not provide the clock to the VCLK pin. After the clock is provided to VCLK, the device is switched from Standby to Transmit-Only Mode, and the operating current flows.

Bi-directional Mode - The BR24C21/F/FJ/FV is in Standby mode after each command is performed.

## Block diagram



Fig.1 Block Diagram

## Pin layout diagram



| Pin Name | I/O | Functions                                  |
|----------|-----|--------------------------------------------|
| Vcc      | —   | Power Supply                               |
| GND      | —   | Ground (0V)                                |
| N.C.     | —   | No Connection                              |
| SCL      | IN  | Serial Clock Input for Bi-directional Mode |
| 204      |     | Slave and Word Address,                    |
| SDA      |     | Serial Data Input, Serial Data Output *1   |
| VCLK     | IN  | Clock Input (Transmit-Only Mode)           |
|          |     | Write Enable (Bi-directional Mode)         |
|          |     |                                            |

\*1 An open drain output requires a pull-up resistor.

Fig.2 Pin Layout

## ●Electrical characteristics - AC (Unless otherwise specified, Ta=-40°C~+85°C,Vcc=2.5V~5.5V)

| Decemptor                         | Symbol     | F     | ast-mo  | de   | Star | Standard-mode |      |      |  |
|-----------------------------------|------------|-------|---------|------|------|---------------|------|------|--|
| Falameter                         | Symbol     | Min.  | -2.5V** | Max. | Min. | -2.5V**       | Max. | Unit |  |
| Clock Frequency                   | fSCL       | _     | _       | 400  | _    | _             | 100  | kHz  |  |
| Data Clock High Period            | tHIGH      | 0.6   | -       | -    | 4.0  | -             | -    | μs   |  |
| Data Clock Low Period             | tLOW       | 1.3   | -       | -    | 4.7  | -             | -    | μs   |  |
| SDA and SCL Rise Time             | tR         | _     | _       | 0.3  | _    | _             | 1.0  | μs   |  |
| SDA and SCL Fall Time             | tF         | _     | -       | 0.3  | _    | -             | 0.3  | μs   |  |
| Start Condition Hold Time         | tHD:STA    | 0.6   | -       | —    | 4.0  | -             | -    | μs   |  |
| Start Condition Setup Time        | tSU:STA    | 0.6   | -       | -    | 4.7  | -             | -    | μs   |  |
| Input Data Hold Time              | tHD:DAT    | 0     | _       | -    | 0    | -             | -    | ns   |  |
| Input Data Setup Time             | tSU:DAT    | 100   | -       | -    | 250  | -             | -    | ns   |  |
| Output Data Delay Time(SCL)       | tPD        | _     | -       | 0.9  | _    | -             | 3.5  | μs   |  |
| Stop Condition Setup Time         | tSU:STO    | 0.6   | _       | -    | 4.0  | —             | -    | μs   |  |
| Bus Free Time                     | tBUF       | 1.3   | -       | -    | 4.7  | -             | -    | μs   |  |
| Write Cycle Time                  | tWR        | _     | _       | 10   | _    | —             | 10   | ms   |  |
| Noise Spike Width (SDA and SCL)   | tl         | _     | _       | 0.1  | —    | _             | 0.1  | μs   |  |
| AC OPERATING CHARACTERISTICS (Tra | nsmit-Only | Mode) |         |      |      |               |      |      |  |
| Output Data Delay Time(VCLK)      | tVPD       | _     | -       | 1.0  | —    | -             | 2.0  | μs   |  |
| VCLK High Period                  | tVHIGH     | 0.6   | _       | —    | 4.0  | —             | -    | μs   |  |
| VCLK Low Period                   | tVLOW      | 1.3   | -       | -    | 4.7  | -             | -    | μs   |  |
| VCLK Setup Time                   | tVSU       | 0     | -       | -    | 0    | -             | -    | μs   |  |
| VCLK Hold Time                    | tVHD       | 0.6   | -       | -    | 4.0  | -             | -    | μs   |  |
| Mode Transition Time              | tVHZ       | —     | -       | 0.5  | _    | -             | 1.0  | μs   |  |
| Transmit-Only Powerup Time        | tVPU       | 0     | -       | -    | 0    | -             | -    | μs   |  |
| Noise Spike Width (VCLK)          | tVI        | _     | -       | 0.1  | _    | -             | 0.1  | μs   |  |

## •Synchronous data timing





Fig.4 Write Cycle Timing



 $\cdot$  SDA data is latched into the chip at the rising edge of the SCL clock.

Output data toggles at the falling edge of the SCL clock.



#### Transmit-only mode

- After power is on, the BR24C21/F/FJ/FV is in Transmit-Only Mode. In this mode data can be output by providing the clock to the VCLK pin.
- · When the power is on, the SCL pin needs to be set to Vcc(High level).
- SDA is at high-impedance during input of the first 9 clocks. At the 10th rising clock edge of VCLK data is output. After power on, the output data is as follows:

00h address data  $\rightarrow$  01h address data  $\rightarrow$  02h address data  $\rightarrow$ 

The address is incremented by one, after every 9 clocks of VCLK. All addresses are output in this mode. When the counter reaches the last address, the next output data is 00h address data. (See Fig. 6)

- In this mode, the NULL bit (High data) is output between the address data and the next address data. (See Fig. 7)
- The read operation is in Transmit-Only Mode and can be started after the power is stabilized.



#### Bi-directional mode

**OBi-directional Mode and Recovery Function** 

- The BR24C21/F/FJ/FV can be switched from Transmit-Only Mode to Bi-directional Mode by providing a valid High to Low transition at the SCL pin, while the state of SDA is at high-impedance.
- After a valid high to low transition on the SCL pin, the BR24C21/F/FJ/FV begins to count the VCLK clock. If the VCLK counter reaches 128 clocks without the command for Bi-directional Mode, the device reverts to Transmit-Only Mode (Recovery function). The VCLK counter is reset by providing a valid high to low transition at the SCL pin. After reversal to Transmit-Only Mode the device begins to output data (00h address data) with the 129th rising clock edge of VCLK.
- If the BR24C21/F/FJ/FV is switched from Transmit-Only Mode and receives the command for Bi-directional Mode and responds with an Acknowledge, it is impossible to revert to Transmit-Only Mode. (Power down is the only way to revert to Transmit-Only Mode.) Unless the input device code is "1010", the device does not respond with an Acknowledge. If the VCLK counter reaches 128 clocks afterwards, it is possible to revert to Transmit-Only Mode for Recovery function. If the Master generates a STOP condition during the Slave address, before an Acknowledge is input, it is possible to revert to Transmit-Only Mode.
- When the device is switched from Transmit-Only Mode to Bi-direction Mode, the period of tVHZ needs to be held.



**OBi-directional Mode** 

START Condition

- All commands are proceeded by the START condition, which is a High to Low transition of SDA when SCL is High.
- The BR24C21/F/FJ/FV continuously monitors the SDA and SCL lines for the START condition and will not respond to any commands until this condition has been met.

(See Fig. 3 Synchronous Data Timing)

- STOP Condition
  - All commands must be terminated by a STOP condition, which is a Low to High transition of SDA when SCL is High.
  - The STOP condition causes the internal write cycle to write data into the memory array after a write sequence.
  - The STOP condition is also used to place the device into standby power mode after read sequences.
  - · A STOP condition can only be issued after the transmitting device has released the bus.

(See Fig.3 Synchronous Data Timing)

Device Addressing

- Following the START condition, the Master outputs the device address of the Slave to be accessed. The most significant four bits of Slave address are the "device type indentifier," For the BR24C21/F/FJ/FV this is fixed as "1010."
- · The next three bits of the slave address are inconsequential.
- The last bit of the stream determines the operation to be performed. When set to "1", a READ operation is selected. When set to "0", a WRITE operation is initiated.

R/W set to "0"••••WRITE (This bit is also set to "0" for random read operation)R/W set to "1"••••READ

| 1010 | * | * | * | R/W            |
|------|---|---|---|----------------|
|      |   |   |   | * : Don't care |

**OWrite Protect Function** 

Write Enable (VCLK)

When using the BR24C21/F/FJ/FV in Bi-directional Mode, the VCLK pin can be used as a write enable pin. Setting VCLK High allows normal write operations, while setting VCLK low prevents writing to any location in the array. (See Fig.5 Write Enable Timing)

Changing VCLK from High to Low during the self-timed program operation will not halt programming of the device.

## Bidirectional mode command



When the Master generates a STOP condition, the BR24C21/F/FJ/FV begins the internal write cycle to the nonvolatile array.

If the Master transmits the next data instead of generating a STOP condition during the byte write cycle, the BR24C21/F/FJ/FV transfers from byte write function to page write function. After receipt of each word, the three lower order address bits are internally incremented by one, while the high order four bits of the word address remains constant.

If the master transmits more than eight words, prior to generating the STOP condition, the address counter will "roll over," and the previous transmitted data will be overwritten.

#### OCurrent Read

The BR24C21/F/FJ/FV contains an internal address counter which maintains the address of the last word accessed, incremented by one. If the last accessed address is address "n" in a Read operation, the next Read operation will access data from address "n+1" and increment the current address counter. If the last accessed address is address "n" in a Write operation, the next Read operation will access data from address "n". If the Master does not transfer an Acknowledge, but does generate a STOP condition, the current address read operation will only provide a single byte of data. At this point, the device discontinues transmission.

(See Fig.14 Sequential Read Cycle Timing)



#### **ORandom Read**

The Random read operation allows the Master to access any memory location. This operation involves a two-step process. First, the Master issues a Write command that includes the START condition and the Slave address field (with R/W set to "0") followed by the word address of the word to be read. This procedure sets the internal address counter of the BR24C21/F/FJ/FV to the desired address. After the word address Acknowledge is received by the Master, the Master immediately re-issues a START condition followed by the Slave address field with R/W set to "1." The device will respond with an Acknowledge and then transmit the 8-data bits stored at the addressed location. If the Master does not acknowledge the transmission but does generate the STOP condition, the IC will discontinue transmission.



Fig.13 Random Read Cycle Timing

#### **OSequential Read**

- If the Master does not transfer an Acknowledge and does not generate a STOP condition during the current Read operation, the BR24C21/F/FJ/FV continues to output the next address data in sequence. For Read operations, all bits in the address counter are incremented, allowing the entire array to be read during a single operation. When the counter reaches the top of the array, it will "roll over" to the bottom of the array and continue to transmit data.
- If the Master does not acknowledge the transmission but does generate a STOP condition, at this point the device discontinues transmission.
- The sequential Read operation can be performed with both Current Read and Random Read.





## BU9882/F/FV-W

## Description

The BU9882 ICs are dual port EEPROMs compatible with the DDC2<sup>™</sup>. 2 independent ports allow 2 EDID channels to be read simultaneously.

## Features

- 1) Designed for use with  $DDC2^{TM}$
- 2) 2-port simultaneous read function
- 3) Operating voltage range: 2.5V-5.5V
- 4) Page write function: 8bytes
- 5) Low power consumption:

Active (at 5V) : 1.5mA(typ) Stand-by (at 5V) :  $0.1 \mu$  A(typ)

6) Data security

Write protection with  $\overline{WP}$ 

Write protection at low power supply voltage

- 7) Various package types available: DIP14 / SOP14 / SSOP14
- 8) Initial data: FFh
- 9) Data retention: 10years
- 10) Rewriting possible up to 100,000 times

## Absolute maximum ratings

| Parameter                | Symbol | Rating                    | Unit |
|--------------------------|--------|---------------------------|------|
| Supply Voltage           | Vcc    | -0.3~+6.5                 | V    |
|                          |        | 950 (DIP14) <sup>*1</sup> |      |
| Power Dissipation        | Pd     | 450 (SOP14) *2            | mW   |
|                          |        | 350 (SSOP14) *3           |      |
| Storage<br>Temperature   | Tstg   | -65~+125                  | °C   |
| Operating<br>Temperature | Topr   | -40~+85                   | °C   |
| Terminal Voltage         | -      | -0.3~Vcc+1.0 *4           | V    |
|                          | •      |                           |      |

\* Reduce by 9.5 mW/°C over 25°C (\*1), 4.5mW/°C(\*2), 3.5mW/°C(\*3).

\*4 6.8V (Max.)

#### Recommended operating conditions

| Parameter      | Symbol | Rating    | Unit |
|----------------|--------|-----------|------|
| Supply Voltage | Vcc    | 2.5~5.5   | V    |
| Input Voltage  | VIN    | 0~Vcc+1.0 | V    |

## Memory cell characteristics

| Demonster         | L       | 1.1 14 |      |       |
|-------------------|---------|--------|------|-------|
| Parameter         | Min.    | Тур.   | Max. | Unit  |
| Write/Erase Cycle | 100,000 | -      | -    | Cycle |
| Data Retention    | 10      | -      | -    | Year  |

## ● Electrical characteristics – DC (Unless otherwise specified, Ta=-40°C~+85°C,Vcc=2.5V~5.5V)

| Parameter               | Symbol                         | Limits |                            |        | Linit | Condition                          |  |
|-------------------------|--------------------------------|--------|----------------------------|--------|-------|------------------------------------|--|
| Falametei               | Symbol                         | Min.   | Тур.                       | Max.   | Unit  | Condition                          |  |
| "H" Input Voltage 1     | VIH1                           | 2.0    | —                          | —      | V     |                                    |  |
| "L" Input Voltage 1     | VIL1                           | —      | —                          | 0.8    | V     | Vcc≧4.0V                           |  |
| "L" Input Voltage 2     | VIL2                           | —      | —                          | 0.2Vcc | V     | Vcc<4.0V                           |  |
| "L" output Voltage      | VOL1                           | —      | —                          | 0.4    | V     | SDA_PC0/1, IOL=3.0mA * 1           |  |
| Input Lookago Current 1 | eakage Current 1 ILI1 -1 - 1 μ |        | SCL_PC0/1,DDCENA, BANKSEL, |        |       |                                    |  |
| Input Leakage Current 1 |                                | μA     | VIN=0V~Vcc+1.0             |        |       |                                    |  |
| Input Leakage Current 2 | ILI2                           | -1     | _                          | 50     | μA    | WP                                 |  |
| Output Lookago Current  | -0                             | 1      |                            | 1      |       | SDA_PC0/1,SCL/SDA_MON(DDCENA=GND), |  |
|                         | ILO                            | -1     | _                          | I      | μA    | VOUT=0V~Vcc+1.0                    |  |
| Operating Current       |                                | _      | 15                         | 2.0    |       | fSCL=400kHz, Vcc=5.5V              |  |
| Operating Current       |                                | _      | 1.5                        | 3.0    | mA    | tWR=10ms                           |  |
|                         |                                |        |                            |        |       | SCL/SDA_PC0/1=Vcc                  |  |
| Standby Current         |                                | -      | 0.1                        | 5      |       | SCL/SDA_MON=H-Z                    |  |
|                         | ISB                            |        |                            |        | μA    | DDCENA=WPB=BANKSEL=GND             |  |
|                         |                                |        |                            |        |       | DUALPCB=Vcc                        |  |

Note: This IC is not designed to be radiation-resistant

\*1 IOL at monitor mode (DDCENA=HIGH) is the sum of current flowing from the pull up resistor at the SDA\_MON side to the pull up resistance at SDA\_PC0/PC1



Fig.15 Block Diagram

## Pin layout diagram



#### Pin description

| Pin Name | I/O | Functions                                                                          |
|----------|-----|------------------------------------------------------------------------------------|
| Vcc      | —   | Power Supply                                                                       |
| GND      | —   | Ground (0V)                                                                        |
| N.C.     | —   | No Connection                                                                      |
|          | INI | Serial Clock Input, Access to BANK0 at DUAL PORT mode                              |
| SCL_FCU  | IIN | Access to BANK0 or to BANK1 at SINGLE PORT mode                                    |
|          |     | Slave and Word Address Serial Data Input, Serial Data Output                       |
| SDA_FCU  |     | Access to BANK0 at DUAL PORT mode, Access to BANK0 or to BANK1 at SINGLE PORT mode |
|          | INI | Serial Clock Input                                                                 |
| SCL_FCT  | IIN | Access to BANK1 at DUAL PORT mode, Don't Care at SINGLE PORT mode                  |
|          |     | Slave and Word Address Serial Data Input, Serial Data Output                       |
| SDA_FCT  |     | Access to BANK1 at DUAL PORT mode, Don't Care at SINGLE PORT mode                  |
| SCI MON  |     | Serial Clock Output                                                                |
| SCL_WON  | 001 | Connected to SCL_PC0/1 at DDCENA="High", "Hi-Z" output at DDCENA="Low"             |
|          |     | Slave and Word Address Serial Data Output                                          |
| SDA_MON  | 001 | Connected to SCL_PC0/1 DDCENA="High", "Hi-Z" output at DDCENA="Low"                |
| DDCENA   | IN  | Control of SCL_MON, SDA_MON                                                        |
|          | INI | Select a SCL/SDA_MON Connected Port at DUAL PORT mode                              |
| DAINKSEL | IIN | Selected a BANK at SINGLE PORT mode                                                |
| DUALPCB  | IN  | Control of DUAL PORT/SINGLE PORT mode                                              |
| WP       | IN  | Write Protect Control                                                              |

An open drain output requires a pull-up resistor.

## ●Electrical characteristics – AC (Unless otherwise specified, Ta=-40°C~+85°C, Vcc=2.5V~5.5V)

| Parameter                       | Symbol  | Fa<br>Vcc= | ast-mod<br>=2.5V~ | e<br>5.5V | Star<br>Vcc= | ndard-m<br>=2.5V~ | ode<br>5.5V | Unit |
|---------------------------------|---------|------------|-------------------|-----------|--------------|-------------------|-------------|------|
|                                 |         | Min.       | Тур.              | Max.      | Min.         | Тур.              | Max.        | Тур. |
| Clock Frequency                 | fSCL    | —          | —                 | 400       | —            | _                 | 100         | kHz  |
| Data Clock High Period          | tHIGH   | 0.6        | _                 | -         | 4.0          | —                 | —           | μs   |
| Data Clock Low Period           | tLOW    | 1.3        | _                 | —         | 4.7          | -                 | —           | μs   |
| SDA and SCL Rise Time           | tR      | _          | _                 | 0.3       | —            | —                 | 1.0         | μs   |
| SDA and SCL Fall Time           | tF      | -          | -                 | 0.3       | _            | -                 | 0.3         | μs   |
| Start Condition Hold Time       | tHD:STA | 0.6        | —                 | —         | 4.0          | _                 | —           | μs   |
| Start Condition Setup Time      | tSU:STA | 0.6        | _                 | _         | 4.7          | —                 | -           | μs   |
| Input Data Hold Time            | tHD:DAT | 0          | _                 | —         | 0            | _                 | _           | ns   |
| Input Data Setup Time           | tSU:DAT | 100        | —                 | —         | 250          | _                 | —           | ns   |
| Output Data Delay Time(SCL)     | tPD     | -          | _                 | 0.9       | —            | -                 | 3.5         | μs   |
| Stop Condition Setup Time       | tSU:STO | 0.6        | —                 | —         | 4.0          | _                 | —           | μs   |
| Bus Free Time                   | tBUF    | 1.3        | -                 | -         | 4.7          | -                 | —           | μs   |
| Write Cycle Time                | tWR     | _          | _                 | 10        | _            | _                 | 10          | ms   |
| Noise Spike Width (SDA and SCL) | tl      | -          | -                 | 0.1       | -            | -                 | 0.1         | μs   |

## Synchronous data timing



## Write cycle timing



## Fig.18 Write Cycle Timing

- SDA data is latched into the chip at the rising edge of the SCL clock.
- The output date toggles at the falling edge of the SCL clock.

## Operation notes

**ODDCENA** Operation

When DDCENA is set to High, SCL\_PC0/1 and SDA\_PC0/1 will be connected to SCL\_MON and SDA\_MON, respectively. Therefore, monitoring of the communications between the PC and EEPROM, and the communications of the MONITOR and PC, is possible.

Selection of PC0/PC1 is determined according to the state of the DUALPCB and BANKSEL inputs. When DDCENA is Low, the SCL/SDA\_MON output is set to "Hi-Z".

| DUALPCB            | BANKSEL | SCL_MON,SDA_MON<br>(CONNECTION PORT) |
|--------------------|---------|--------------------------------------|
| Low (DUAL PORT)    | Low     | PC0 PORT                             |
|                    | High    | PC1 PORT                             |
| High (SINGLE PORT) | Low     |                                      |
|                    | High    | POUPORI                              |

## OBANKSEL

BANKSEL serves as an input for connection port of SCL/SDA\_MON during DUAL PORT mode. It turns into the BANK selection terminal of internal memory in SINGLE PORT mode. Only the PC0 port can access the memory in SINGLE PORT mode.

| DUALPCB           | BANKSEL | CONNECTION BANK  |
|-------------------|---------|------------------|
| Low (DUAL PORT)   | Low     | PC0 PORT : BANK0 |
|                   | High    | PC1 PORT : BANK1 |
| High (SINGL PORT) | Low     | BANK0            |
|                   | High    | BANK1            |

## OWP

When WP=Low, all data at all addresses are write-protected. The terminal has a built-in pull down resister. Make sure that WP=High when writing data.

Utilize this function in order to prevent incorrect write command input from the PC, as well as incorrect input during communication between the PC and monitor.

## OData Read

The data read function allows simultaneous read from SCL\_PC0/1, SDA\_PC0/1 in DUAL PORT mode.

OData Write



Write operation is performed using either PC0/1 (SCL or SDA) even when accessed simultaneously in DUAL PORT mode. Port selection is made by detecting the data D0 of the first byte of the WRITE command input. After this, the other port is made unavailable for both READ and WRITE commands until the write operation is completed.

#### **OSTART** Condition

All commands are preceeded by the START condition, which is a High to Low transition of SDA when SCL is High. This IC continuously monitors the SDA and SCL lines for the START condition and will not respond to any commands until this condition has been met.

#### **OSTOP** Condition

All commands must be terminated by a STOP condition, which is a Low to High transition of SDA when SCL is HIGH. (See Fig.17)

## **OWRITE Command**

Unless a STOP condition is executed, the data will not be written into the memory array.

## ODEVICE ADDRESSING

Following a START condition, the Master outputs the device address of the slave to be accessed.

The most significant four bits of the Slave address are the "device type indentifier".

For the IC this is fixed as "1010".

The next three bits are "000".

The last bit of the stream determines the operation to be performed.

When set to "1", Read operation is selected ; when set to "0", Write operation is selected.

#### R/W set to "0" · · · · · · · WRITE

#### R/W set to "1" • • • • • • • READ

| 1010 | 0 | 0 | 0 | R/W |
|------|---|---|---|-----|
|------|---|---|---|-----|

**OByte Write** S T A R R I F STOP SLAVE ADDRESS WORD ADDRESS DATA SDA LINE W/ 0 WA 0 0 0 0 D0 R / W A C K A C K A C K \*:Don't care Fig.20 Byte Write Cycle Timing

**OPage Write** 

Commands



Fig.21 Page Write Cycle Timing

OCurrent Read



Fig.22 Current Read Cycle Timing



Fig.23 Random Read Cycle Timing

**OSequential Read** 



Fig.24 Sequential Read Cycle Timing

When the Master generates a STOP condition, the IC begins an internal write cycle to the nonvolatile array.

After the receipt of each word, the three low order address bits are internally increased by one. The four higher order bits of the address(WA6~WA3) remain constant. This IC is capable of eight byte page write operation.

If the master transnmits more than eight words, prior to generating the STOP condition, the address counter will "roll over", and the previous transmitted data will be overwritten.

In case the previous operation is random or current read (which includes sequential read), the internal address counter is increased by one from the last accessed address (n). Thus current read outputs the data of the next word address (n+1).

If the last command is byte or page write, the internal address stays at the last address(n). Thus current read outputs the data of the word address (n). If the master does not transfer the Acknowledge, but does generate a stop

condition, the current address read operation only provides a single byte of data.

At this point, the BU9882/F/FV-W discontinues transmission.

Random read operation allows the master to access any location.

If the master does not transfer the Acknowledge but does generate a stop condition, the current address read operation only provides a single byte of data. (At 1Kbit all address read possible).

This communication must be terminated by a stop condition, which is a Low to High transition of SDA when SCL is High.

During the Current read operation, if an Acknowledge is detected, and no STOP condition is generated by the master( $\mu$ -COM), the device will continue to transmit the data. (It can transmit all data(1Kbit 128word)). If an Acknowledge is not detected, the devive will terminate further data transmissions and await a STOP condition before returning to the standby mode. The Sequential Read operation can be performed with both Current Read and Random Read.

ORandom Read

## Peripheral Circuits

## ODUAL PORT

DUAL PORTs are used to connect two PCs to one monitor. PC0 is connected to BANK0 and PC1 to BANK1. Each bank operates as 1Kbit EEPROM.



Fig.25 Example of Peripheral Circuit with Dual Port

O To Use DUAL PORT

Start the operation of the DUAL PORT by following the instructions below:

1. Set the DUAL PCB to LOW with neither of the ports being operated by commands.

2. Input the command from PC0 or PC1.

O Simultaneous Access

#### <READ OPERATION>

EEPROM data read allows simultaneous access from PC0, PC1 ports.

## <WRITE OPERATION>

Write operation is performed for either of PC0/1 even when accessed simultaneously from both. Port selection is made by detecting the data D0 of the first byte of the WRITE command input. Write operation is performed only for the port where D0 of the first byte of the write data is detected first.



## OMONITOR OUTPUT

BU9882/F/FV-W has a monitor output terminal. This allows communication between the PC and monitor CPU. The monitor output for the use of DUAL PORT can be switched with BANKSEL input, as shown in the table below.



Fig.28 Example of Peripheral Circuit with Single Port

- O SINGLE PORT
  - SINGLE PORT is for connecting one PC to one monitor. In this case, it is accessible only from PC0. BANK selection is made with BANKSEL. Switching this BANKSEL allows access to the total of 2kbit EEPROM, with BANK0 and BANK1, from PC0.
- O To use SINGLE PORT
   Start the SINGLE PORT operation
   by following the instructions below:
  - 1. Set the DUAL PCB to High with neither of the ports being operated by commands.
  - 2. Select the BANK with BANKSEL.
  - 3. Input the command from PC0.

## **Common Application Note**

#### Software Reset

Execute software reset in case the device is at an unexpected state after power up and/or the command input needs to be reset. The following figures (Fig.29-(a), Fig.29-(b), Fig.29-(c)) During dummy clock, please release SDA BUS (tied to Vcc by pull up resistor).

During that time, the device may pull the SDA line Low for acknowledge or outputting read data. If the master controls the SDA line High, it will conflict with the device output Low then it makes a current overload. It may cause instantaneous power down and may damage the device.



Acknowledge Polling

Since the device ignores all input commands during the internal write cycle, no ACK will be returned. When the master sends the next command following the write command, and the device returns the ACK, it means that the program is completed. If no ACK is returned, it means that the device is still busy. By using Acknowledge polling, the waiting time is minimized to less than tWR=5ms. To prevent operating Write or Current Read immediately after Write, first send the slave address (R/W is "High" or "Low"). After the device returns the ACK, continue word address input or data output, respectively.

#### Command Cancellation By Start And Stop Condition

During a command input, command is canceled by the successive inputs of start condition and stop condition (Fig.31). However, during ACK or data output, the device may output the SDA line Low. In such cases, operation of start and stop condition is impossible, making the reset inoperable. Execute the software reset in the cases. (Fig.29)

Operating the command cancel by start and stop condition during the command of Random Read or Sequential Read or Current Read, internal address counter is not confirmed. Therefore operation of Current Read after this is not valid. Operate a Random Read in this case.

Fig.30 Successive Write Operation By Acknowledge Polling



Fig.31 Command Cancellation

#### ●I/O Circuit

OSDA Pin Pull-up Resister

The pull up resister is needed because SDA is NMOS open drain. Choose the correct value of this resister(RPU), by considering VIL, IL characteristics of a controller which control the device and VOH, IOL characteristics of the device. If large RPU is chosen, clock frequency needs to be slow. In case of small RPU, the operating current increases.

## OMaximum Rpu

Maximum value of RPU is determined by following factors:

①SDA rise time determined by RPU and the capacitance of bus line(CBUS) must be less than tR.

Other timing must keep the conditions of AC spec.

②When SDA bus is High, the voltage (a) of SDA bus determined by a total input leak (IL) of the all devices connected to the bus. RPU must be significantly higher than the High level input of a controller and the device, including a noise margin 0.2Vcc.

Vcc−ILRpu−0.2 Vcc 
$$\ge$$
 VIH  
∴ Rpu  $\le \frac{0.8Vcc-ViH}{IL}$ 

Examples: When Vcc=3V IL=10  $\mu$  A VIH=0.7Vcc

According to 2

$$\mathsf{RPU} \subseteq \frac{0.8 \times 3 - 0.7 \times 3}{10 \times 10^{-6}}$$

$$\leq$$
 300 [k $\Omega$ ]

MICRO COMPUTER RPU A SDA PIN SDA PIN THE CAPACITANCE OF BUS LINE (CBUS)

OMinimum RPU

The minimum value of RPU is determined by following factors:

①Meets the condition that VOLMAX=0.4V, IOLMAX=3mA when the output is Low.

$$\frac{\text{Vcc-Vol}}{\text{RPU}} \leq \text{Iol}$$

2 VOLMAX=0.4V must be lower than the input Low level of the microcontroller and the EEPROM

including the recommended noise margin of 0.1Vcc.

VOLMAX ≦ VIL-0.1 Vcc

Examples: Vcc=3V, VOL=0.4V, IOL=3mA, the VIL of the controller and the EEPROM is VIL=0.3Vcc,

According to (1) 
$$RPU \ge \frac{3 \cdot 0.4}{3 \times 10^{-3}}$$
  
 $\ge 867 [\Omega]$   
and  $VOL=0.4 [V]$   
 $VIL=0.3 \times 3$   
 $=0.9 [V]$ 

so that condition (2) is met

OSCL Pin Pull-up Resister

When SCL is controlled by the CMOS output the pull-up resistor at SCL is not required.

However, should SCL be set to Hi-Z, connection of a pull-up resistor between SCL and Vcc is recommended. Several  $k\Omega$  are recommended for the pull-up resistor in order to drive the output port of the microcontroller.



## Notes For Power Supply

Vcc rises through the low voltage region in which the internal circuit of the IC and the controller are unstable. Therefore, the device may not work properly due to an incomplete reset of the internal circuit. To prevent this, the device has a P.O.R. and LVcc feature. At power up, maintain the following conditions to ensure functions of P.O.R and LVcc. 1. "SDA='H" and "SCL='L' or 'H".

- 2. Follow the recommended conditions of tR, tOFF, Vbot for the P.O.R. function during power up.



| tR          | tOFF       | Vbot       |  |
|-------------|------------|------------|--|
| Below 10ms  | Above 10ms | Below 0.3V |  |
| Below 100ms | Above 10ms | Below 0.2V |  |

Recommended conditions of tR, tOFF, Vbot

- 3. Prevent SDA and SCL from being "Hi-Z".
  - In case conditions 1 and/or 2 cannot be met, take following actions:
  - A) If unable to keep condition 1 (SDA is "Low" during power up):





B) If unable to keep condition 2.

→After power becomes stable, execute software reset. (See Fig.29) C) If unable to keep both conditions 1 and 2.

 $\rightarrow$ Follow the instruction A first, then the instruction B.

## LVcc Circuit

LVcc circuit inhibits write operation at low voltage, and prevents an inadvertent write. Write operation is inhibited below the LVcc voltage (Typ.=1.2V).

## Vcc NOISE

## **OBypass Condenser**

Noise and surges on power line may cause abnormal function. It is recommended that the bypass condensers  $(0.1 \,\mu F)$  are attached on the Vcc and GND line beside the device. It is also recommended to attach bypass condensers on the board close to the connector.

## Caution On Use

- 1) Described numeric values and data are design representative values, and the values are not guaranteed.
- We believe that application circuit examples are recommendable, however, in actual use, confirm characteristics further 2) sufficiently. In the case of use by changing the fixed number of external parts, make your decision with sufficient margin in consideration of static characteristics and transition characteristics and fluctuations of external parts and our LSI.
- Absolute maximum ratings 3)

If the absolute maximum ratings such as impressed voltage and operating temperature range and so forth are exceeded, LSI may be destructed. Do not impress voltage and temperature exceeding the absolute maximum ratings. In the case of fear exceeding the absolute maximum ratings, take physical safety countermeasures such as fuses, and see to it that conditions exceeding the absolute maximum ratings should not be impressed to LSI.

- 4) GND electric potential Set the voltage of GND terminal lowest at any action condition. Make sure that each terminal voltages is lower than that of GND terminal.
- 5) Heat design

In consideration of permissible dissipation in actual use condition, carry out heat design with sufficient margin.

- Terminal to terminal shortcircuit and wrong packaging 6) When to package LSI onto a board, pay sufficient attention to LSI direction and displacement. Wrong packaging may destruct LSI. And in the case of shortcircuit between LSI terminals and terminals and power source, terminal and GND owing to foreign matter, LSI may be destructed.
- 7) Use in a strong electromagnetic field may cause malfunction, therefore, evaluated design sufficiently.



- The contents described herein are correct as of May, 2006
- The contents described herein are subject to change without notice. For updates of the latest information, please contact and confirm with ROHM CO, LTD.

Any part of this application note must not be duplicated or copied without our permission.
 Application circuit diagrams and circuit constants contained herein are shown as examples of standard use and operation. Please pay careful attention to the peripheral conditions when designing circuits and deciding upon circuit constants in the set.

Any data, including, but not thinked to application circuit diagrams and information, described herein are intended only as illustrations of such devices and not as the specifications for such devices. ROHM CO.,LTD, disclaims any warranty that any use of such devices shall be free from infringement of any third party's intellectual property rights or other proprietary rights, and further, assumes no liability of whatsoever nature in the event of any such infringement, or arising from or connected with or related to the use of such devices.

• Upon the sale of any such devices, other than for buyer's right to use such devices itself, resell or otherwise dispose of the same, implied right or license to practice or commercially exploit any intellectual property rights or other proprietary rights owned or controlled by ROHM CO., LTD. is granted to any such buyer.

The products described herein utilize silicon as the main material

The products described herein are not designed to be X ray proof.

The products listed in this catalog are designed to be used with ordinary electronic equipment or devices (such as audio visual equipment, office-automation equipment, communications devices, electrical appliances and electonic toys).

Should you intend to use these products with equipment or devices which require an extremely high level of reliability and the malfunction of which would directly endanger human life (such as medical instruments, transportation equipment, aerospace machinery, nuclear-reactor controllers,fuel controllers and other safety devices),please be sure to consuit with our sales representative in advance.

Excellence in Electronics



ROHM CO., LTD.

21, Saiin Mizosaki-cho, Ukyo-ku, Kyoto 615-8585, Japan TEL: (075)311-2121 FAX: (075)315-0172 URL http://www.rohm.com

Published by LSI Application Engineering Dept. Contact us for further information about the products.

Contact us for further information about th Atlanta U.S.A. / ROHM ELECTRONICS ATLANTA SALES OFFICE (DIVISION OF ROHM ELE.U.S.A., LLC) TEL:-1(770)754-5972 FAX:+1(770)754-0991 Dallas U.S.A. / ROHM ELECTRONICS DALLAS SALES OFFICE (DIVISION OF ROHM ELE.U.S.A., LLC) TEL:-1(972)812-8818 FAX:+1(972)812-0330 San Diego U.S.A. / ROHM ELECTRONICS SAN DIEGO SALES OFFICE (DIVISION OF ROHM ELE.U.S.A., LLC) TEL:-1(858)825-3930 FAX:+1(858)825-3970 Germany / ROHM ELECTRONICS GMBH (GERMANY) TEL:-449(2154)9210 FAX:+439(2154)921400 United Kingdom / ROHM ELECTRONICS GMBH (UK) TEL:-449(2154)9210 FAX:+439(2154)921400 United Kingdom / ROHM ELECTRONICS GMBH (UK) TEL:-433(0)1569730 60 FAX:+439(2154)921400 United Kingdom / ROHM ELECTRONICS GMBH (UK) TEL:-432(2)1706262 FAX:+439(21575-9871) Shanghal Ghina / ROHM ELECTRONICS (SHANCHAI) CO, LTD. TEL:-490(219279-2727 FAX:+436(21)2627-2066 Dalian China / ROHM ELECTRONICS (SHANCHAI) CO, LTD. TEL:-490(21)279-2727 FAX:+436(21)2671-2066 Dalian China / ROHM ELECTRONICS (SHANCHAI) CO, LTD. TEL:-490(21)279-2727 FAX:+436(21)2627-2066 Dalian China / ROHM ELECTRONICS (SHANCHAI) CO, LTD. TEL:-490(21)279-2727 FAX:+436(21)2671-2066

 CCIS.
 Beijing China / BEIJING REPRESENTATIVE OFFICE

 TEL:+86(10)8525-2483
 FAX:+86(10)8525-2489

 Taiwan / ROHM ELECTRONICS TAIWAN CO., LTD.
 TEL:+86(2)2506-2689

 Korea / ROHM ELECTRONICS KOREA CORPORATION
 TEL:+82(2)8182-715

 Singapore / ROHM ELECTRONICS ASIA PTE. LTD. (RES / REI)
 TEL:+86(2)2504-2332-6692

 Malaysia / ROHM ELECTRONICS (MALAYSIA) SDN. BHD.
 TEL:+66(3)23525 FAX:+66(3)235662

 Malaysia / ROHM ELECTRONICS (MALAYSIA) SDN. BHD.
 TEL:+60(3)258-8355 FAX:+66(3)(7958-8377)

 Philippines / ROHM ELECTRONICS (MALAYSIA) SDN. BHD.
 TEL:+63(2)(2007-6872 FAX:+65(2)(2009-1422)

 Thailand / ROHM ELECTRONICS (TAILLAND) CO., LTD.
 TEL:+60(2)(254-4890 FAX:+66(2)(256-6334)

## Notes

- No technical content pages of this document may be reproduced in any form or transmitted by any means without prior permission of ROHM CO.,LTD.
- The contents described herein are subject to change without notice. The specifications for the
  product described in this document are for reference only. Upon actual use, therefore, please request
  that specifications to be separately delivered.
- Application circuit diagrams and circuit constants contained herein are shown as examples of standard use and operation. Please pay careful attention to the peripheral conditions when designing circuits and deciding upon circuit constants in the set.
- Any data, including, but not limited to application circuit diagrams information, described herein are intended only as illustrations of such devices and not as the specifications for such devices. ROHM CO.,LTD. disclaims any warranty that any use of such devices shall be free from infringement of any third party's intellectual property rights or other proprietary rights, and further, assumes no liability of whatsoever nature in the event of any such infringement, or arising from or connected with or related to the use of such devices.
- Upon the sale of any such devices, other than for buyer's right to use such devices itself, resell or
  otherwise dispose of the same, no express or implied right or license to practice or commercially
  exploit any intellectual property rights or other proprietary rights owned or controlled by
- ROHM CO., LTD. is granted to any such buyer.
- Products listed in this document are no antiradiation design.

The products listed in this document are designed to be used with ordinary electronic equipment or devices (such as audio visual equipment, office-automation equipment, communications devices, electrical appliances and electronic toys).

Should you intend to use these products with equipment or devices which require an extremely high level of reliability and the malfunction of which would directly endanger human life (such as medical instruments, transportation equipment, aerospace machinery, nuclear-reactor controllers, fuel controllers and other safety devices), please be sure to consult with our sales representative in advance.

It is our top priority to supply products with the utmost quality and reliability. However, there is always a chance of failure due to unexpected factors. Therefore, please take into account the derating characteristics and allow for sufficient safety features, such as extra margin, anti-flammability, and fail-safe measures when designing in order to prevent possible accidents that may result in bodily harm or fire caused by component failure. ROHM cannot be held responsible for any damages arising from the use of the products under conditions out of the range of the specifications or due to non-compliance with the NOTES specified in this catalog.

Thank you for your accessing to ROHM product informations. More detail product informations and catalogs are available, please contact your nearest sales office.

## **ROHM** Customer Support System

THE AMERICAS / EUROPE / ASIA / JAPAN

## www.rohm.com

Contact us : webmaster@rohm.co.jp

Copyright © 2008 ROHM CO.,LTD. ROHM CO., LTD. 21 Saiin Mizosaki-cho, Ukyo-ku, Kyoto 615-8585, Japan TEL : +81-75-311-2121 FAX : +81-75-315-0172

Appendix1-Rev2.0

rohm